## SRI LANKA STANDARD 1544 PART 1: 2021 (IEC 61215-1:2021)

**UDC 621.315** 

### SPECIFICATION FOR TERRESTRIAL PHOTOVOLTAIC (PV) MODULES – DESIGN QUALIFICATION AND TYPE APPROVAL PART 1: TEST REQUIREMENTS

(First Revision)

SRI LANKA STANDARDS INSTITUTION

# Sri Lanka Standard SPECIFICATION FOR TERRESTRIAL PHOTOVOLTAIC (PV) MODULES – DESIGN QUALIFICATION AND TYPE APPROVAL PART 1: TEST REQUIREMENTS

(First Revision)

SLS 1544 Part 1: 2021 (IEC 61215-1:2021)

Gr. T

Copyright Reserved
SRI LANKA STANDARDS INSTITUTION
No. 17, Victoria Place,
Elvitigala Mawatha,
Colombo 08.
SRI LANKA

#### Sri Lanka Standard

### SPECIFICATION FOR TERRESTRIAL PHOTOVOLTAIC (PV) MODULES – DESIGN QUALIFICATION AND TYPE APPROVAL

PART 1: TEST REQUIREMENTS

(First Revision)

#### NATIONAL FOREWORD

This standard was approved by the Sectoral Committee on Electronic Engineering and was authorized for adoption and publication as a Sri Lanka Standard by the Council of Sri Lanka Standards Institution on 2021-12-22.

SLS 1544 Sri Lanka Standard Specification for Terrestrial photovoltaic (PV) modules – design qualification and type approval is published in three parts as follows:

Part 1 : Test requirements

Part 1-1: Special requirements for testing of crystalline silicon photovoltaic (PV) modules

Part 2 : Test procedure

This part of standard is identical with IEC 61215 Terrestrial photovoltaic (PV) modules – design qualification and type approval, Part 1: 2021 Edition 2.0 Test requirements, published by the International Electrotechnical Commission (IEC).

#### TERMINOLOGY AND CONVENTIONS

The text of the International Standard has been accepted as suitable for publication, without any deviation as a Sri Lanka Standard. However, certain terminology and conventions are not identical with those used in Sri Lanka Standards; attention is therefore drawn to the following:

- a) Wherever the words "International Standard" appear referring to this standard they should be interpreted as "Sri Lanka Standard".
- b) Wherever the page numbers are quoted they are the page numbers of IEC standard.
- c) The comma has been used as a decimal marker. In Sri Lanka Standards it is the current practices to use a full point on the base line as a decimal marker.
- d) Attention is drawn to the possibility that some of the elements of the Sri Lanka Standard may be the subject of patent rights. SLSI shall not be held responsible for identifying any or all such patent rights.



### IEC 61215-1

Edition 2.0 2021-02

### INTERNATIONAL STANDARD

### NORME INTERNATIONALE



Terrestrial photovoltaic (PV) modules – Design qualification and type approval – Part 1: Test requirements

Modules photovoltaïques (PV) pour applications terrestres – Qualification de la conception et homologation –

Partie 1: Exigences d'essai



#### CONTENTS

| FOREW  | ORD                                                             | 4  |
|--------|-----------------------------------------------------------------|----|
| INTROD | UCTION                                                          | 6  |
| 1 Sco  | pe                                                              | 7  |
| 2 Nor  | mative references                                               | 7  |
| 3 Teri | ms, definitions and abbreviated terms                           | 9  |
|        | t samples                                                       |    |
|        | king and documentation                                          |    |
| 5.1    | Name plate                                                      |    |
| 5.2    | Documentation                                                   |    |
| 5.2.   |                                                                 |    |
| 5.2.   | ·                                                               |    |
| 5.2.   | -                                                               |    |
|        | ting                                                            |    |
|        | s criteria                                                      |    |
| 7.1    | General                                                         |    |
| 7.1    | Power output and electric circuitry                             |    |
| 7.2.   | •                                                               |    |
| 7.2.   |                                                                 |    |
| 7.2.   |                                                                 |    |
| 7.2.   |                                                                 |    |
| 7.3    | Visual defects                                                  |    |
| 7.4    | Electrical safety                                               | 23 |
| 8 Maj  | or visual defects                                               | 24 |
| 9 Rep  | port                                                            | 24 |
| 10 Mod | difications                                                     | 25 |
| 11 Tes | t flow and procedures                                           | 26 |
|        | (informative) Changes from previous edition                     |    |
| A.1    | General                                                         |    |
| A.2    | Procedures for bifacial modules                                 |    |
| A.3    | Use of representative samples                                   |    |
| A.4    | Addition of dynamic mechanical load test                        |    |
| A.5    | Addition of test for potential induced degradation              |    |
| A.6    | Simulator requirements                                          |    |
| A.6.   | ·                                                               |    |
| A.6.   | .2 Rationale for changes to spectral requirements               | 34 |
| A.6    | .3 Rationale for changes to uniformity requirements             | 35 |
| A.7    | References to retest guidelines                                 | 36 |
| A.8    | Weight on junction boxes                                        | 36 |
| A.9    | Correction to monolithically-integrated hot-spot endurance test | 36 |
| A.10   | Number of modules in sequence                                   | 38 |
| A.11   | Removal of nominal module operating temperature (NMOT)          | 39 |
| A.12   | Very low currents during thin-film tests                        |    |
| A.13   | Limit bypass diode testing to three diodes                      |    |
| A.14   | Revert the insulation test to 2005 version                      |    |
| A.15   | Bending test                                                    | 41 |

| A.16       | Stabilization option for boron oxygen LID (MQT 19.3)                                                                                                         | 41 |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Bibliograp | phy                                                                                                                                                          | 42 |
|            |                                                                                                                                                              |    |
| Figure 1 - | Geometry that shows radius of curvature of a flexible module                                                                                                 | 10 |
|            | – Full test flow for design qualification and type approval of photovoltaic                                                                                  | 17 |
|            | <ul> <li>Examples of hypothetical partial nameplates (left column), datasheets<br/>olumn), and derived rated values and tolerances (right column)</li> </ul> | 20 |
|            | 1 – Derived temperature coefficients (α) for nine different mc-Si products                                                                                   | 38 |
| Table 1 –  | Required component tests                                                                                                                                     | 17 |
| Table 2 –  | Summary of Gate No. 1 requirements                                                                                                                           | 17 |
| Table 3 –  | - Summary of test levels                                                                                                                                     | 26 |
| Table A.1  | – Published uncertainty values as a function of simulator uniformity class                                                                                   | 35 |
| Table A.2  | 2 – Summary of foil placement during insulation test in three different                                                                                      | 40 |